SlideShare a Scribd company logo
1 of 24
Download to read offline
By:
Kashish Grover
(2013EEB1059)
Sanket Gawade
(2013EEB1055)
What is SOI? Why it is used?[1]
 Silicon on insulator (SOI) technology refers to
the use of a layered silicon–insulator–silicon
substrate in place of conventional silicon substrates
in semiconductor manufacturing, especially
microelectronics,
 SOI-based devices differ from conventional silicon-
built devices in that the silicon junction is above an
electrical insulator, typically silicon dioxide or
sapphire .
Bulk Silicon and SOI MOSFET[2]
Bulk Silicon MOSFET &
Bulk Silicon wafer (cross section)
SOI MOSFET &
SOI wafer (cross section)
FLOW CHART[1]
SOI MOSFET STRUCTURE[2]
Disadvantage of SOI as Compared To
Conventional Silicon Substrate Device[1]
 The primary barrier to SOI implementation is the
drastic increase in substrate cost, which
contributes an estimated 10–15% increase to total
manufacturing costs.
 The buried oxide layer and concerns about
differential stress in the topmost silicon layer.
Different Manufacturing Methods of SOI[1]
 Seed methods - wherein the topmost Si layer is grown directly on
the insulator. Seed methods require some sort of template for
homoepitaxy.
 SIMOX - Separation by IMplantation of OXygen – uses an
oxygen ion beam implantation process followed by high temperature
annealing to create a buried SiO2 layer.
 Wafer bonding – the insulating layer is formed by directly bonding
oxidized silicon with a second substrate.
 One prominent example of a wafer bonding process is the Smart
Cut method
 Nano Cleave that separates the silicon via stress at the interface
of silicon and silicon-germanium alloy.
 ELTRAN is based on porous silicon and water cut.
Silicon-On-Insulator (SOI) Structures[2]
1. Silicon-On-Sapphire (SOS)
Low channel electron mobility is observed in SOS
MOSFETs ( ≈ 230-250 cm 2/V-sec)
2. Separation by Implanted Oxygen (SIMOX) Wafer Process[2]
Oxygen implant at:
-Energy 120-200 keV
-Dose ~0.3-1.8e18 cm-2
Anneal in inert ambient
above 1300°C, 3-6 hours
Multiple implants often reduce defect density
• Typical BOX thickness: 100, 200, 400 nm
• SOI film thickness varies from ~50 - 240 nm
3. Smart- Cut process[2]
Handle wafer B is bonded
Hydrogen implantation
through thermal oxide
dose ~1-5e16 cm-2
At ~400-600°C wafer
A separates from B
at H2 peak
After low temperature splitting, SOI wafer (B) is annealed ~1100°C to
strengthen the bond, whereas wafer A is reused. SOI film thickness
set by H2 implant energy and BOX thickness
Smart CUT Method[1]
4. ELTRAN Fabrication Process[2]
Benefits Of SOI Relative To Conventional
Silicon[1]
 Lower parasitic capacitance due to isolation from the
bulk silicon, which improves power consumption at
matched performance.
 Higher performance at equivalent VDD. Can work at
low VDD's.
 Resistance to latch up due to complete isolation of
the n- and p-well structures.
 Lower leakage currents due to isolation thus higher
power efficiency.
 Reduced temperature dependency due to no doping.
SOI CMOS: Capacitance Advantage[2]
Junction capacitance: smaller than in bulk
SOI CMOS: Latch-up advantage[2]
Bulk CMOS SOI CMOS
latch-up free operation
Types of SOI Devices[1]
Partially Depleted SOI (PDSOI) Fully Depleted SOI (FDSOI)
For a n-type PDSOI MOSFET the
sandwiched p-type film between the
gate oxide (GOX) and buried oxide
(BOX) is large, so the depletion region
can't cover the whole p region. So to
some extent PDSOI behaves like bulk
MOSFET.
The film is very thin in FDSOI
devices so that the depletion region
covers the whole film. In FDSOI the
front gate (GOX) supports less
depletion charges than the bulk so
an increase in inversion charges
occurs resulting in higher switching
speeds.
Partially Depleted SOI MOSFET [2]
The basic device equations of PD SOI MOSFETs are the
same as for bulk devices, except of course from the
complications arising from the floating body (FBE)
Fully Depleted SOI MOSFET (thin SOI film )[2]
This electrostatic coupling, makes the front channel FD device
parameters dependent on the back gate voltage, including drain
current, threshold voltage, sub-threshold slope etc
In FDSOI case,
the front and
back channels are
electro-statically
coupled during
device operation
Relationship Between Threshold Voltage and
Capacitance[3]
 Generally the threshold voltage (Vth) of the SOI
device can be expressed as follows:
 V th =V FB +Q B /C OX,
 where Vth represents a threshold voltage,
VFB represents a flat band voltage, QB represents
bulk charge, and COX represents capacitance of the
dielectric layer
MOSFET Vs SOI MOSFET Structure
(fabricated by us in SENTAURUS)
SIMULATION DONE BY US
SOIFET SIMULATION
SOIFET Characteristics[4]
Reference
 [1] https://en.wikipedia.org/wiki/Silicon_on_insulator
 [2] http://ece.iisc.ernet.in/~navakant/nano/2007/Lecture23.pdf
 [3] https://www.google.com/patents/US6228691
 [5] https://en.wikipedia.org/wiki/Silicon_on_sapphire
 [6] https://en.wikipedia.org/wiki/Smart_cut
Research Papers
 [4]
http://www.eecs.berkeley.edu/~hu/PUBLICATIONS/Hu_papers/Hu_
JNL/HuC_JNL_113.pdf
 [4]
http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=1626464
&tag=1
Thank You…

More Related Content

What's hot

VLSI process integration
VLSI process integrationVLSI process integration
VLSI process integrationneha sharma
 
Mos short channel effects
Mos short channel effectsMos short channel effects
Mos short channel effectsSri Konduru
 
Ic tech unit 5- VLSI Process Integration
Ic tech unit 5- VLSI Process IntegrationIc tech unit 5- VLSI Process Integration
Ic tech unit 5- VLSI Process Integrationkriticka sharma
 
MOSFET, SOI-FET and FIN-FET-ABU SYED KUET
MOSFET, SOI-FET and FIN-FET-ABU SYED KUETMOSFET, SOI-FET and FIN-FET-ABU SYED KUET
MOSFET, SOI-FET and FIN-FET-ABU SYED KUETA. S. M. Jannatul Islam
 
Ultra Thin Body SOI FETs
Ultra Thin Body SOI FETsUltra Thin Body SOI FETs
Ultra Thin Body SOI FETssindhu reddy
 
Introduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFETIntroduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFETJustin George
 
VLSI Design(Fabrication)
VLSI Design(Fabrication)VLSI Design(Fabrication)
VLSI Design(Fabrication)Trijit Mallick
 
Fabrication of silicon on insulator (soi)
Fabrication of silicon on insulator (soi)Fabrication of silicon on insulator (soi)
Fabrication of silicon on insulator (soi)Pooja Shukla
 
MOSFET and Short channel effects
MOSFET and Short channel effectsMOSFET and Short channel effects
MOSFET and Short channel effectsLee Rather
 
Device isolation
Device isolationDevice isolation
Device isolationneha sharma
 
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGNSHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGNNITHIN KALLE PALLY
 
Cmos design
Cmos designCmos design
Cmos designMahi
 

What's hot (20)

VLSI process integration
VLSI process integrationVLSI process integration
VLSI process integration
 
Mos short channel effects
Mos short channel effectsMos short channel effects
Mos short channel effects
 
Ic tech unit 5- VLSI Process Integration
Ic tech unit 5- VLSI Process IntegrationIc tech unit 5- VLSI Process Integration
Ic tech unit 5- VLSI Process Integration
 
P1121110526
P1121110526P1121110526
P1121110526
 
MOSFET, SOI-FET and FIN-FET-ABU SYED KUET
MOSFET, SOI-FET and FIN-FET-ABU SYED KUETMOSFET, SOI-FET and FIN-FET-ABU SYED KUET
MOSFET, SOI-FET and FIN-FET-ABU SYED KUET
 
Cmos fabrication
Cmos fabricationCmos fabrication
Cmos fabrication
 
15 mosfet threshold voltage
15 mosfet threshold voltage15 mosfet threshold voltage
15 mosfet threshold voltage
 
vlsi fabrication
vlsi fabricationvlsi fabrication
vlsi fabrication
 
Ultra Thin Body SOI FETs
Ultra Thin Body SOI FETsUltra Thin Body SOI FETs
Ultra Thin Body SOI FETs
 
Introduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFETIntroduction to FINFET, Details of FinFET
Introduction to FINFET, Details of FinFET
 
Esd
EsdEsd
Esd
 
VLSI Design(Fabrication)
VLSI Design(Fabrication)VLSI Design(Fabrication)
VLSI Design(Fabrication)
 
Fabrication of silicon on insulator (soi)
Fabrication of silicon on insulator (soi)Fabrication of silicon on insulator (soi)
Fabrication of silicon on insulator (soi)
 
Oxidation--ABU SYED KUET
Oxidation--ABU SYED KUETOxidation--ABU SYED KUET
Oxidation--ABU SYED KUET
 
MOSFET and Short channel effects
MOSFET and Short channel effectsMOSFET and Short channel effects
MOSFET and Short channel effects
 
Chapter3
Chapter3Chapter3
Chapter3
 
Second order effects
Second order effectsSecond order effects
Second order effects
 
Device isolation
Device isolationDevice isolation
Device isolation
 
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGNSHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
 
Cmos design
Cmos designCmos design
Cmos design
 

Similar to SOI Technology Explained

11.proposed thermal circuit model for the cost effective design of fin fet
11.proposed thermal circuit model for the cost effective design of fin fet11.proposed thermal circuit model for the cost effective design of fin fet
11.proposed thermal circuit model for the cost effective design of fin fetAlexander Decker
 
Proposed thermal circuit model for the cost effective design of fin fet
Proposed thermal circuit model for the cost effective design of fin fetProposed thermal circuit model for the cost effective design of fin fet
Proposed thermal circuit model for the cost effective design of fin fetAlexander Decker
 
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...prajon
 
Lect2 up020 (100324)
Lect2 up020 (100324)Lect2 up020 (100324)
Lect2 up020 (100324)aicdesign
 
EDL2003_RF power silicon-on-glass VDMOSFET
EDL2003_RF power silicon-on-glass VDMOSFETEDL2003_RF power silicon-on-glass VDMOSFET
EDL2003_RF power silicon-on-glass VDMOSFETSteven Theeuwen
 
Performance_Evaluation_of_Fully_Depleted_Silicon_on_Insulator_MOSFET.pdf
Performance_Evaluation_of_Fully_Depleted_Silicon_on_Insulator_MOSFET.pdfPerformance_Evaluation_of_Fully_Depleted_Silicon_on_Insulator_MOSFET.pdf
Performance_Evaluation_of_Fully_Depleted_Silicon_on_Insulator_MOSFET.pdfIJEACS
 
Metallization
Metallization Metallization
Metallization GKGanesh2
 
Manufacturing of Electronics
Manufacturing of ElectronicsManufacturing of Electronics
Manufacturing of ElectronicsA. John Hart
 
Structural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET DesignsStructural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET DesignsIJERA Editor
 
Metal oxide-semiconductorfetmosfet-090615015822-phpapp02
Metal oxide-semiconductorfetmosfet-090615015822-phpapp02Metal oxide-semiconductorfetmosfet-090615015822-phpapp02
Metal oxide-semiconductorfetmosfet-090615015822-phpapp02zambaredn
 
Vlsi design and fabrication ppt
Vlsi design and fabrication  pptVlsi design and fabrication  ppt
Vlsi design and fabrication pptManjushree Mashal
 
S3 s short course intro soi apps (1)
S3 s short course intro soi apps (1)S3 s short course intro soi apps (1)
S3 s short course intro soi apps (1)cddsoitec
 
IC design: Microelectronic Technology.pptx
IC design: Microelectronic Technology.pptxIC design: Microelectronic Technology.pptx
IC design: Microelectronic Technology.pptxSarmistaSengupta1
 

Similar to SOI Technology Explained (20)

REPORT
REPORTREPORT
REPORT
 
Soi cmos device technology
Soi cmos device technologySoi cmos device technology
Soi cmos device technology
 
11.proposed thermal circuit model for the cost effective design of fin fet
11.proposed thermal circuit model for the cost effective design of fin fet11.proposed thermal circuit model for the cost effective design of fin fet
11.proposed thermal circuit model for the cost effective design of fin fet
 
Proposed thermal circuit model for the cost effective design of fin fet
Proposed thermal circuit model for the cost effective design of fin fetProposed thermal circuit model for the cost effective design of fin fet
Proposed thermal circuit model for the cost effective design of fin fet
 
Module-1.pptx
Module-1.pptxModule-1.pptx
Module-1.pptx
 
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
Ultra-thin body SOI MOSFETs: Term Paper_class presentation on Advanced topics...
 
Lect2 up020 (100324)
Lect2 up020 (100324)Lect2 up020 (100324)
Lect2 up020 (100324)
 
EDL2003_RF power silicon-on-glass VDMOSFET
EDL2003_RF power silicon-on-glass VDMOSFETEDL2003_RF power silicon-on-glass VDMOSFET
EDL2003_RF power silicon-on-glass VDMOSFET
 
Performance_Evaluation_of_Fully_Depleted_Silicon_on_Insulator_MOSFET.pdf
Performance_Evaluation_of_Fully_Depleted_Silicon_on_Insulator_MOSFET.pdfPerformance_Evaluation_of_Fully_Depleted_Silicon_on_Insulator_MOSFET.pdf
Performance_Evaluation_of_Fully_Depleted_Silicon_on_Insulator_MOSFET.pdf
 
Metallization
Metallization Metallization
Metallization
 
Finfet
FinfetFinfet
Finfet
 
Manufacturing of Electronics
Manufacturing of ElectronicsManufacturing of Electronics
Manufacturing of Electronics
 
Polymeric Surge Arrester
Polymeric Surge ArresterPolymeric Surge Arrester
Polymeric Surge Arrester
 
Structural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET DesignsStructural and Electrical Analysis of Various MOSFET Designs
Structural and Electrical Analysis of Various MOSFET Designs
 
Pvc cmos finale
Pvc cmos finale Pvc cmos finale
Pvc cmos finale
 
Metal oxide-semiconductorfetmosfet-090615015822-phpapp02
Metal oxide-semiconductorfetmosfet-090615015822-phpapp02Metal oxide-semiconductorfetmosfet-090615015822-phpapp02
Metal oxide-semiconductorfetmosfet-090615015822-phpapp02
 
Vlsi design and fabrication ppt
Vlsi design and fabrication  pptVlsi design and fabrication  ppt
Vlsi design and fabrication ppt
 
Oxidation
OxidationOxidation
Oxidation
 
S3 s short course intro soi apps (1)
S3 s short course intro soi apps (1)S3 s short course intro soi apps (1)
S3 s short course intro soi apps (1)
 
IC design: Microelectronic Technology.pptx
IC design: Microelectronic Technology.pptxIC design: Microelectronic Technology.pptx
IC design: Microelectronic Technology.pptx
 

SOI Technology Explained

  • 2. What is SOI? Why it is used?[1]  Silicon on insulator (SOI) technology refers to the use of a layered silicon–insulator–silicon substrate in place of conventional silicon substrates in semiconductor manufacturing, especially microelectronics,  SOI-based devices differ from conventional silicon- built devices in that the silicon junction is above an electrical insulator, typically silicon dioxide or sapphire .
  • 3. Bulk Silicon and SOI MOSFET[2] Bulk Silicon MOSFET & Bulk Silicon wafer (cross section) SOI MOSFET & SOI wafer (cross section)
  • 6. Disadvantage of SOI as Compared To Conventional Silicon Substrate Device[1]  The primary barrier to SOI implementation is the drastic increase in substrate cost, which contributes an estimated 10–15% increase to total manufacturing costs.  The buried oxide layer and concerns about differential stress in the topmost silicon layer.
  • 7. Different Manufacturing Methods of SOI[1]  Seed methods - wherein the topmost Si layer is grown directly on the insulator. Seed methods require some sort of template for homoepitaxy.  SIMOX - Separation by IMplantation of OXygen – uses an oxygen ion beam implantation process followed by high temperature annealing to create a buried SiO2 layer.  Wafer bonding – the insulating layer is formed by directly bonding oxidized silicon with a second substrate.  One prominent example of a wafer bonding process is the Smart Cut method  Nano Cleave that separates the silicon via stress at the interface of silicon and silicon-germanium alloy.  ELTRAN is based on porous silicon and water cut.
  • 8. Silicon-On-Insulator (SOI) Structures[2] 1. Silicon-On-Sapphire (SOS) Low channel electron mobility is observed in SOS MOSFETs ( ≈ 230-250 cm 2/V-sec)
  • 9. 2. Separation by Implanted Oxygen (SIMOX) Wafer Process[2] Oxygen implant at: -Energy 120-200 keV -Dose ~0.3-1.8e18 cm-2 Anneal in inert ambient above 1300°C, 3-6 hours Multiple implants often reduce defect density • Typical BOX thickness: 100, 200, 400 nm • SOI film thickness varies from ~50 - 240 nm
  • 10. 3. Smart- Cut process[2] Handle wafer B is bonded Hydrogen implantation through thermal oxide dose ~1-5e16 cm-2 At ~400-600°C wafer A separates from B at H2 peak After low temperature splitting, SOI wafer (B) is annealed ~1100°C to strengthen the bond, whereas wafer A is reused. SOI film thickness set by H2 implant energy and BOX thickness
  • 12. 4. ELTRAN Fabrication Process[2]
  • 13. Benefits Of SOI Relative To Conventional Silicon[1]  Lower parasitic capacitance due to isolation from the bulk silicon, which improves power consumption at matched performance.  Higher performance at equivalent VDD. Can work at low VDD's.  Resistance to latch up due to complete isolation of the n- and p-well structures.  Lower leakage currents due to isolation thus higher power efficiency.  Reduced temperature dependency due to no doping.
  • 14. SOI CMOS: Capacitance Advantage[2] Junction capacitance: smaller than in bulk
  • 15. SOI CMOS: Latch-up advantage[2] Bulk CMOS SOI CMOS latch-up free operation
  • 16. Types of SOI Devices[1] Partially Depleted SOI (PDSOI) Fully Depleted SOI (FDSOI) For a n-type PDSOI MOSFET the sandwiched p-type film between the gate oxide (GOX) and buried oxide (BOX) is large, so the depletion region can't cover the whole p region. So to some extent PDSOI behaves like bulk MOSFET. The film is very thin in FDSOI devices so that the depletion region covers the whole film. In FDSOI the front gate (GOX) supports less depletion charges than the bulk so an increase in inversion charges occurs resulting in higher switching speeds.
  • 17. Partially Depleted SOI MOSFET [2] The basic device equations of PD SOI MOSFETs are the same as for bulk devices, except of course from the complications arising from the floating body (FBE)
  • 18. Fully Depleted SOI MOSFET (thin SOI film )[2] This electrostatic coupling, makes the front channel FD device parameters dependent on the back gate voltage, including drain current, threshold voltage, sub-threshold slope etc In FDSOI case, the front and back channels are electro-statically coupled during device operation
  • 19. Relationship Between Threshold Voltage and Capacitance[3]  Generally the threshold voltage (Vth) of the SOI device can be expressed as follows:  V th =V FB +Q B /C OX,  where Vth represents a threshold voltage, VFB represents a flat band voltage, QB represents bulk charge, and COX represents capacitance of the dielectric layer
  • 20. MOSFET Vs SOI MOSFET Structure (fabricated by us in SENTAURUS)
  • 21. SIMULATION DONE BY US SOIFET SIMULATION
  • 23. Reference  [1] https://en.wikipedia.org/wiki/Silicon_on_insulator  [2] http://ece.iisc.ernet.in/~navakant/nano/2007/Lecture23.pdf  [3] https://www.google.com/patents/US6228691  [5] https://en.wikipedia.org/wiki/Silicon_on_sapphire  [6] https://en.wikipedia.org/wiki/Smart_cut Research Papers  [4] http://www.eecs.berkeley.edu/~hu/PUBLICATIONS/Hu_papers/Hu_ JNL/HuC_JNL_113.pdf  [4] http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=1626464 &tag=1