SlideShare a Scribd company logo
1 of 51
Download to read offline
UNIVERSITY OF ENGINEERING AND MANAGEMENT
IC FABRICATION PROCESS
SOUDIP SINHA ROY
ECE .
HISTORY
19th Century - Solid-State
Rectifiers
1907 - Application of Crystal
Detector in Radio Sets
1947 - BJT Constructed by
Bardeen and Brattain
1959 – Integrated Circuit
Constructed by Kilby
Semiconductor
Manufacturing Process
Semiconductor Manufacturing
Process
Fundamental Processing Steps
1.Silicon Manufacturing
a) Czochralski method.
b) Wafer Manufacturing
c) Crystal structure
2.Photolithography
a) Photoresists
b) Photomask and Reticles
c) Patterning
3.Oxide Growth & Removal
a) Oxide Growth & Deposition
b) Oxide Removal
c) Other effects
d) Local Oxidation
4. Diffusion & Ion Implantation
a) Diffusion
b) Other effects
c) Ion Implantation
Semiconductor Manufacturing Process
(cont)
Silicon Manufacturing
Crystal Growth and Wafer
Manufacturing
FABRICATING SILICON
 Quartz, or Silica, Consists of Silicon Dioxide
 Sand Contains Many Tiny Grains of Quartz
 Silicon Can be Artificially Produced by Combining Silica and Carbon in
Electric Furnice
 Gives Polycrystalline Silicon (multitude of crystals)
 Practical Integrated Circuits Can Only be Fabricated from Single-Crystal
Material
CRYSTAL GROWTH
 Czochralski Process is a
Technique in Making
Single-Crystal Silicon
 A Solid Seed Crystal is
Rotated and Slowly
Extracted from a Pool
of Molten Si
 Requires Careful
Control to Give
Crystals Desired Purity
and Dimensions
CYLINDER OF MONOCRYSTALLINE
 The Silicon Cylinder is
Known as an Ingot
 Typical Ingot is About 1 or
2 Meters in Length
 Can be Sliced into
Hundreds of Smaller
Circular Pieces Called
Wafers
 Each Wafer Yields
Hundreds or Thousands of
Integrated Circuits
WAFER MANUFACTURING
 The Silicon Crystal is Sliced by Using a Diamond-Tipped Saw
into Thin Wafers
 Sorted by Thickness
 Damaged Wafers Removed During Lapping
 Etch Wafers in Chemical to Remove any Remaining Crystal
Damage
 Polishing Smoothes Uneven Surface Left by Sawing Process
THE CRYSTAL STRUCTURE OF
SILICON
 A Unit Cell Has 18
Silicons Atoms
 Weak Bonding Along
Cleavage Planes
 Wafer Splits into 4 or
6 Wedge-Shaped
Fragments
 Miller Indices is Used
to Assign to Each
Possible Plane Passing
Through the Crystal
Silicon Manufacturing
Photolithography
Photolithography
Photolithography is
a technique that is
used to define the
shape of micro-
machined structures
on a wafer.
Photolithography
Photoresist
The first step in the photolithography process is to
develop a mask, which will be typically be a chromium
pattern on a glass plate.
Next, the wafer is then coated with a polymer which is
sensitive to ultraviolet light called a photoresist.
Afterward, the photoresist is then developed which
transfers the pattern on the mask to the photoresist
layer.
Photolithography
Photoresist
There are two basic types of Photoresists Positive and
Negative.
Positive resists.
Positive resists decomposes ultraviolet light. The resist is exposed with UV
light wherever the underlying material is to be removed. In these resists,
exposure to the UV light changes the chemical structure of the resist so
that it becomes more soluble in the developer. The exposed resist is then
washed away by the developer solution, leaving windows of the bare
underlying material. The mask, therefore, contains an exact copy of the
pattern which is to remain on the wafer.
Photolithography
Photoresist
Negative resists
Exposure to the UV light causes the negative resist to become
polymerized, and more difficult to dissolve. Therefore, the negative resist
remains on the surface wherever it is exposed, and the developer solution
removes only the unexposed portions. Masks used for negative
photoresists, therefore, contain the inverse (or photographic "negative")
of the pattern to be transferred.
Photolithography
Model
 Figure 1a shows a thin film of
some material (eg, silicon
dioxide) on a substrate of
some other material (eg, a
silicon wafer).
 Photoresist layer (Figure 1b )
 Ultraviolet light is then shone
through the mask onto the
photoresist (figure 1c).
Photolithography
Model
 The photoresist is then
developed which transfers the
pattern on the mask to the
photoresist layer (figure 1d).
 A chemical (or some other
method) is then used to
remove the oxide where it is
exposed through the openings
in the resist (figure 1e).
 Finally the resist is removed
leaving the patterned oxide
(figure 1f).
Photolithography
Photomasks and Reticles
Photomask
This is a square glass plate with a patterned emulsion of
metal film on one side. The mask is aligned with the
wafer, so that the pattern can be transferred onto the
wafer surface. Each mask after the first one must be
aligned to the previous pattern.
Photolithography
Photomasks and Reticles
Once the mask has been accurately aligned with the pattern
on the wafer's surface, the photoresist is exposed through the
pattern on the mask with a high intensity ultraviolet light.
There are three primary exposure methods: contact,
proximity, and projection.
Photolithography
Patterning
The last stage of Photolithography is a process called ashing.
This process has the exposed wafers sprayed with a mixture of
organic solvents that dissolves portions of the photoresist .
Conventional methods of ashing require an oxygen-plasma ash,
often in combination with halogen gases, to penetrate the crust
and remove the photoresist. Usually, the plasma ashing process
also requires a follow-up cleaning with wet-chemicals and acids
to remove the residues and non-volatile contaminants that
remain after ashing. Despite this treatment, it is not unusual to
repeat the "ash plus wet-clean" cycle in order to completely
remove all photoresist and residues.
After photolithography
Silicon Manufacturing
Oxidation of Silicon
 SiO2 growth is a key process step in
manufacturing all Si devices
- Thick ( 1µm) oxides are used for field oxides
(isolate devices from one another )
- Thin gate oxides (100 Å) control MOS devices
- Sacrificial layers are grown and removed to
clean up surfaces
 The stability and ease of formation of SiO2 was
one of the reasons that Si replaced Ge as the
semiconductor of choice.
The simplest method of producing an oxide layer
consists of heating a silicon wafer in an oxidizing
atmosphere.
Dry oxide - Pure dry oxygen is employed
Disadvantage
- Dry oxide grows very slowly.
Advantage
- Oxide layers are very uniform.
- Relatively few defects exist at the oxide-silicon
interface (These defects interfere with the proper
operation of semiconductor devices)
- It has especially low surface state charges and thus make
ideal dielectrics for MOS transistors.
Wet oxide - In the same way as dry oxides, but
steam is injected
Disadvantage
- Hydrogen atoms liberated by the decomposition of
the water molecules produce imperfections that
may degrade the oxide quality.
Advantage
- Wet oxide grows fast.
- Useful to grow a thick layer of field oxide
Deposited Oxides
 Oxide is frequently employed as an insulator
between two layers of metalization. In such
cases, some form of deposited oxide must be
used rather than the grown oxides.
 Deposited oxides can be produced by various
reactions between gaseous silicon compounds
and gaseous oxidizers. Deposited oxides tend
to possess low densities and large numbers of
defect sites. Not suitable for use as gate
dielectrics for MOS transistors but still
acceptable for use as insulating layers
between multiple conductor layers, or as
protective overcoats.
Key Variables in Oxidation
 Temperature
- reaction rate
- solid state diffusion
 Oxidizing species
- wet oxidation is much faster than dry oxidation
 Surface cleanliness
- metallic contamination can catalyze reaction
- quality of oxide grown (interface states)
Basics of Etching
Process
• Micro fabrication processes:
– Additive ® deposition
– Subtractive ® etching
– Modifying ® doping, annealing, or curing
• Removal of stray capacitances
• Two primary techniques for patterning additive and
subtractive processes:
– Etch-back:
• unwanted material is etched away
– Lift-off:
• patterned layer is deposited over top of the photoresist
• unwanted material is lifted off when resist is removed
Etching
Etching is the process where unwanted areas of films
are removed by either dissolving them in a wet
chemical solution (Wet Etching) or by reacting them
with gases in a plasma to form volatile products (Dry
Etching).
Resist protects areas which are to remain. In some
cases a hard mask, usually patterned layers of SiO2 or
Si3N4, are used when the etch selectivity to
photoresist is low or the etching environment causes
resist to delaminate.
This is part of lithography - pattern transfer.
Wet Chemical Etching
 Wet etches:
- are in general isotropic
(not used to etch features less than ≈ 3
µm)
- achieve high selectivities for most film
combinations
- capable of high throughputs
- use comparably cheap equipment
- can have resist adhesion problems
- can etch just about anything
Example Wet Processes
 For SiO2 etching
- HF + NH4F+H20 (buffered oxide etch or BOE)
 For Si3N4
- Hot phosphoric acid: H3PO4 at 180 °C
- need to use oxide hard mask
 Silicon
- Nitric, HF, acetic acids
- HNO3 + HF + CH3COOH + H2O
 Aluminum
- Acetic, nitric, phosphoric acids at 35-45 °C
- CH3COOH+HNO3+H3PO4
What is a plasma
(glow discharge)?
 A plasma is a partially ionized gas made up of equal
parts positively and negatively charged particles.
 Plasmas are generated by flowing gases through an
electric or magnetic field.
 These fields remove electrons from some of the gas
molecules. The liberated electrons are accelerated,
or energized, by the fields.
 The energetic electrons slam into other gas
molecules, liberating more electrons, which are
accelerated and liberate more electrons from gas
molecules, thus sustaining the plasma.
Dry or Plasma Etching
Dry or Plasma Etching
Dry or Plasma Etching
Combination of chemical and physical etching –
Reactive Ion Etching (RIE)
Directional etching due to ion assistance.
In RIE processes the wafers sit on the powered electrode.
This placement sets up a negative bias on the wafer
which accelerates positively charge ions toward the
surface. These ions enhance the chemical etching
mechanisms and allow anisotropic etching.
Wet etches are simpler, but dry etches provide better
line width control since it is anisotropic.
Other Effects of Oxide
Growth and Removal
 Oxide Step
- The differences in oxide thickness and in the
depths of the silicon surfaces combine to
produce a characteristic surface discontinuity
 The growth of a thermal oxide affects the doping
levels in the underlying silicon
 The doping of silicon affects the rate of oxide
growth
Local Oxidation of Silicon
(LOCOS)
 LOCOS: localized oxidation of silicon
using silicon nitride as a mask against
thermal oxidation.
 A technique called local oxidation of
silicon (LOCOS) allows the selective
growth thick oxide layers
 CMOS and BiCMOS processes employ
LOCOS to grow a thick field oxide over
electrically inactive regions of the wafer
Silicon Manufacturing
Diffusion and Ion
Implantation
Before implementing the ions the wafer surface
EEEEEE
WN-Junction Fabrication (Earliest
method)
 Process:
 Opposite polarity doping atoms are added to
molten silicon during the Czochralski process to
create in-grown junctions in the ingot.
 Repeated counterdopings can produce multiple
junctions within the crystal.
 Disadvantages
 Inability to produce differently doped areas in
different parts of the wafer.
 The thickness and planarity of grown junctions
are difficult to control.
 Repeated counterdopings degrade the
electrical properties of the silicon.
The free electrons inside the surface
The Planar Process
 Advantages:
• The planar process does not require multiple
counterdopings of the silicon ingot.
• This process allows more precise control of
junction depths and dopant distributions.
Methods of planar
process
 Diffusion
• A uniformly doped ingot is sliced
into wafers.
• An oxide film is then grown on
the wafers.
• The film is patterned and etched
using photolithography exposing
specific sections of the silicon.
• The wafers are then spun with
an opposite polarity doping
source adhering only to the
exposed areas.
• The wafers are then heated in a
furnace (800-1250 deg.C) to
drive the doping atoms into the
silicon.
 Ion Implantation
• A particle accelerator is used to
accelerate a doping atom so that
it can penetrate a silicon crystal
to a depth of several microns
• Lattice damage to the crystal is
then repaired by heating the
wafer at a moderate
temperature for a few minutes.
This process is called annealing.
Diffusion Process Ion
Implantation
Comparison of Diffusion
and Ion Implantation
 Diffusion is a cheaper and more simplistic
method, but can only be performed from the
surface of the wafers. Dopants also diffuse
unevenly, and interact with each other altering
the diffusion rate.
 Ion implantation is more expensive and
complex. It does not require high temperatures
and also allows for greater control of dopant
concentration and profile. It is an anisotropic
process and therefore does not spread the
dopant implant as much as diffusion. This aids
in the manufacture of self-aligned structures
which greatly improve the performance of MOS
transistors.
References
www.google.com
IC Fabrication Process

More Related Content

What's hot

What's hot (20)

Wafer Fabrication, CZ Method--ABU SYED KUET
Wafer Fabrication, CZ Method--ABU SYED KUETWafer Fabrication, CZ Method--ABU SYED KUET
Wafer Fabrication, CZ Method--ABU SYED KUET
 
VLSI Design(Fabrication)
VLSI Design(Fabrication)VLSI Design(Fabrication)
VLSI Design(Fabrication)
 
Fabrication steps of IC
Fabrication steps of ICFabrication steps of IC
Fabrication steps of IC
 
Vlsi design and fabrication ppt
Vlsi design and fabrication  pptVlsi design and fabrication  ppt
Vlsi design and fabrication ppt
 
Double patterning for 32nm and beyond
Double patterning for 32nm and beyondDouble patterning for 32nm and beyond
Double patterning for 32nm and beyond
 
Lecture 2 ic fabrication processing & wafer preparation
Lecture 2 ic fabrication processing & wafer preparationLecture 2 ic fabrication processing & wafer preparation
Lecture 2 ic fabrication processing & wafer preparation
 
Cmos fabrication process
Cmos fabrication processCmos fabrication process
Cmos fabrication process
 
CMOS fabrication n well process
CMOS fabrication n well processCMOS fabrication n well process
CMOS fabrication n well process
 
Fabrication of IC
Fabrication of ICFabrication of IC
Fabrication of IC
 
CMOS FABRICATION AND TECHNIQUES
CMOS FABRICATION AND TECHNIQUESCMOS FABRICATION AND TECHNIQUES
CMOS FABRICATION AND TECHNIQUES
 
Fabrication of ic's
Fabrication of ic'sFabrication of ic's
Fabrication of ic's
 
Ic technology- diffusion and ion implantation
Ic technology- diffusion and ion implantationIc technology- diffusion and ion implantation
Ic technology- diffusion and ion implantation
 
Oxidation--ABU SYED KUET
Oxidation--ABU SYED KUETOxidation--ABU SYED KUET
Oxidation--ABU SYED KUET
 
Schottky diode
Schottky diodeSchottky diode
Schottky diode
 
MOSFET fabrication 12
MOSFET fabrication 12MOSFET fabrication 12
MOSFET fabrication 12
 
Cmos fabrication by suvayan samanta
Cmos fabrication by suvayan samantaCmos fabrication by suvayan samanta
Cmos fabrication by suvayan samanta
 
3dchips
3dchips3dchips
3dchips
 
Process of Semiconductor Manufacturing
Process of Semiconductor ManufacturingProcess of Semiconductor Manufacturing
Process of Semiconductor Manufacturing
 
3673 mosfet
3673 mosfet3673 mosfet
3673 mosfet
 
Reactive ion etching (RIE)
Reactive ion etching (RIE)Reactive ion etching (RIE)
Reactive ion etching (RIE)
 

Viewers also liked

Fabrication of passive elements
Fabrication of passive elementsFabrication of passive elements
Fabrication of passive elementsvaibhav jindal
 
New microsoft power point presentation
New microsoft power point presentationNew microsoft power point presentation
New microsoft power point presentationPotturi Bhavana
 
The Semi-Conductor Industry: A Small Guide for Investors & Start- Ups- Semi C...
The Semi-Conductor Industry: A Small Guide for Investors & Start- Ups- Semi C...The Semi-Conductor Industry: A Small Guide for Investors & Start- Ups- Semi C...
The Semi-Conductor Industry: A Small Guide for Investors & Start- Ups- Semi C...UPE Alliance Group
 
CMOS Topic 2 -manufacturing_process
CMOS Topic 2 -manufacturing_processCMOS Topic 2 -manufacturing_process
CMOS Topic 2 -manufacturing_processIkhwan_Fakrudin
 

Viewers also liked (6)

silicon ic fabrican technology
silicon ic fabrican technologysilicon ic fabrican technology
silicon ic fabrican technology
 
Fabrication of passive elements
Fabrication of passive elementsFabrication of passive elements
Fabrication of passive elements
 
5 fabrication
5 fabrication5 fabrication
5 fabrication
 
New microsoft power point presentation
New microsoft power point presentationNew microsoft power point presentation
New microsoft power point presentation
 
The Semi-Conductor Industry: A Small Guide for Investors & Start- Ups- Semi C...
The Semi-Conductor Industry: A Small Guide for Investors & Start- Ups- Semi C...The Semi-Conductor Industry: A Small Guide for Investors & Start- Ups- Semi C...
The Semi-Conductor Industry: A Small Guide for Investors & Start- Ups- Semi C...
 
CMOS Topic 2 -manufacturing_process
CMOS Topic 2 -manufacturing_processCMOS Topic 2 -manufacturing_process
CMOS Topic 2 -manufacturing_process
 

Similar to IC Fabrication Process

MONOLITHIC IC PROCESSES ppt.pptx
MONOLITHIC IC PROCESSES ppt.pptxMONOLITHIC IC PROCESSES ppt.pptx
MONOLITHIC IC PROCESSES ppt.pptxParasSingh894545
 
An assignment lithography
An assignment lithographyAn assignment lithography
An assignment lithographySagar Dutta
 
Lithography, Photolithography--ABU SYED KUET
Lithography, Photolithography--ABU SYED KUETLithography, Photolithography--ABU SYED KUET
Lithography, Photolithography--ABU SYED KUETA. S. M. Jannatul Islam
 
Microsystems Technologies: Basic concepts and terminology
Microsystems Technologies: Basic concepts and terminologyMicrosystems Technologies: Basic concepts and terminology
Microsystems Technologies: Basic concepts and terminologyHelpWithAssignment.com
 
Enmater Final Ppt
Enmater Final PptEnmater Final Ppt
Enmater Final Pptenmaterppt
 
Electronic Circuits and PCB Designing - Etching
Electronic Circuits and PCB Designing - EtchingElectronic Circuits and PCB Designing - Etching
Electronic Circuits and PCB Designing - EtchingAnkitMaity
 
Photolithography-Slides_1.ppt
Photolithography-Slides_1.pptPhotolithography-Slides_1.ppt
Photolithography-Slides_1.pptsamadali39
 
Solar cells fabrication and surface processing
Solar cells fabrication and surface processingSolar cells fabrication and surface processing
Solar cells fabrication and surface processingChandan
 
VLSI process integration
VLSI process integrationVLSI process integration
VLSI process integrationneha sharma
 
Processors Manufacturing Technology By Dr Islam Salama.pdf
Processors Manufacturing Technology By Dr Islam Salama.pdfProcessors Manufacturing Technology By Dr Islam Salama.pdf
Processors Manufacturing Technology By Dr Islam Salama.pdfDr-Islam Salama
 
Lithography techniques,types
Lithography techniques,typesLithography techniques,types
Lithography techniques,typesANJANI S
 
Sk microfluidics and lab on-a-chip-ch4
Sk microfluidics and lab on-a-chip-ch4Sk microfluidics and lab on-a-chip-ch4
Sk microfluidics and lab on-a-chip-ch4stanislas547
 
Unit-6 Semiconductor Manufacturing Process.pptx
Unit-6 Semiconductor Manufacturing Process.pptxUnit-6 Semiconductor Manufacturing Process.pptx
Unit-6 Semiconductor Manufacturing Process.pptxSatish Chandra
 
Photolithography and its procedure
Photolithography and its procedurePhotolithography and its procedure
Photolithography and its procedurekaroline Enoch
 
IC design: Microelectronic Technology.pptx
IC design: Microelectronic Technology.pptxIC design: Microelectronic Technology.pptx
IC design: Microelectronic Technology.pptxSarmistaSengupta1
 
AunAHSAN57371357
AunAHSAN57371357AunAHSAN57371357
AunAHSAN57371357Aun Ahsan
 
Masking and lithography techniques
Masking and lithography techniquesMasking and lithography techniques
Masking and lithography techniquesNivethaBalu5
 

Similar to IC Fabrication Process (20)

Mems unit 1-lec_2
Mems unit 1-lec_2Mems unit 1-lec_2
Mems unit 1-lec_2
 
MONOLITHIC IC PROCESSES ppt.pptx
MONOLITHIC IC PROCESSES ppt.pptxMONOLITHIC IC PROCESSES ppt.pptx
MONOLITHIC IC PROCESSES ppt.pptx
 
An assignment lithography
An assignment lithographyAn assignment lithography
An assignment lithography
 
Lithography, Photolithography--ABU SYED KUET
Lithography, Photolithography--ABU SYED KUETLithography, Photolithography--ABU SYED KUET
Lithography, Photolithography--ABU SYED KUET
 
Microsystems Technologies: Basic concepts and terminology
Microsystems Technologies: Basic concepts and terminologyMicrosystems Technologies: Basic concepts and terminology
Microsystems Technologies: Basic concepts and terminology
 
Enmater Final Ppt
Enmater Final PptEnmater Final Ppt
Enmater Final Ppt
 
Electronic Circuits and PCB Designing - Etching
Electronic Circuits and PCB Designing - EtchingElectronic Circuits and PCB Designing - Etching
Electronic Circuits and PCB Designing - Etching
 
Photolithography-Slides_1.ppt
Photolithography-Slides_1.pptPhotolithography-Slides_1.ppt
Photolithography-Slides_1.ppt
 
Solar cells fabrication and surface processing
Solar cells fabrication and surface processingSolar cells fabrication and surface processing
Solar cells fabrication and surface processing
 
VLSI process integration
VLSI process integrationVLSI process integration
VLSI process integration
 
MODULE 2.pptx
MODULE 2.pptxMODULE 2.pptx
MODULE 2.pptx
 
Processors Manufacturing Technology By Dr Islam Salama.pdf
Processors Manufacturing Technology By Dr Islam Salama.pdfProcessors Manufacturing Technology By Dr Islam Salama.pdf
Processors Manufacturing Technology By Dr Islam Salama.pdf
 
Lithography techniques,types
Lithography techniques,typesLithography techniques,types
Lithography techniques,types
 
Sk microfluidics and lab on-a-chip-ch4
Sk microfluidics and lab on-a-chip-ch4Sk microfluidics and lab on-a-chip-ch4
Sk microfluidics and lab on-a-chip-ch4
 
Unit-6 Semiconductor Manufacturing Process.pptx
Unit-6 Semiconductor Manufacturing Process.pptxUnit-6 Semiconductor Manufacturing Process.pptx
Unit-6 Semiconductor Manufacturing Process.pptx
 
Photolithography and its procedure
Photolithography and its procedurePhotolithography and its procedure
Photolithography and its procedure
 
IC design: Microelectronic Technology.pptx
IC design: Microelectronic Technology.pptxIC design: Microelectronic Technology.pptx
IC design: Microelectronic Technology.pptx
 
AunAHSAN57371357
AunAHSAN57371357AunAHSAN57371357
AunAHSAN57371357
 
Masking and lithography techniques
Masking and lithography techniquesMasking and lithography techniques
Masking and lithography techniques
 
Mems manufacturing
Mems manufacturingMems manufacturing
Mems manufacturing
 

More from Soudip Sinha Roy

A short Commentary on Quantum-dot Cellular Automata (QCA)
A short Commentary on Quantum-dot Cellular Automata (QCA)A short Commentary on Quantum-dot Cellular Automata (QCA)
A short Commentary on Quantum-dot Cellular Automata (QCA)Soudip Sinha Roy
 
Negative Photoresists in photolithography
Negative Photoresists in photolithographyNegative Photoresists in photolithography
Negative Photoresists in photolithographySoudip Sinha Roy
 
Photo resistor devices its working and applications.
Photo resistor devices its working and applications.Photo resistor devices its working and applications.
Photo resistor devices its working and applications.Soudip Sinha Roy
 
Nano tubes Modern Technology
Nano tubes Modern TechnologyNano tubes Modern Technology
Nano tubes Modern TechnologySoudip Sinha Roy
 
Tunnel Diode (Esaki Diode )
Tunnel Diode (Esaki Diode )Tunnel Diode (Esaki Diode )
Tunnel Diode (Esaki Diode )Soudip Sinha Roy
 
Programmable Logic Array ( PLA )
Programmable Logic Array ( PLA )Programmable Logic Array ( PLA )
Programmable Logic Array ( PLA )Soudip Sinha Roy
 
Relativity Theory By Einstein
Relativity Theory By EinsteinRelativity Theory By Einstein
Relativity Theory By EinsteinSoudip Sinha Roy
 

More from Soudip Sinha Roy (14)

A short Commentary on Quantum-dot Cellular Automata (QCA)
A short Commentary on Quantum-dot Cellular Automata (QCA)A short Commentary on Quantum-dot Cellular Automata (QCA)
A short Commentary on Quantum-dot Cellular Automata (QCA)
 
Negative Photoresists in photolithography
Negative Photoresists in photolithographyNegative Photoresists in photolithography
Negative Photoresists in photolithography
 
Frequency Modulation
Frequency ModulationFrequency Modulation
Frequency Modulation
 
Digital 4-bit Comprator
Digital 4-bit CompratorDigital 4-bit Comprator
Digital 4-bit Comprator
 
Space time & power.
Space time & power.Space time & power.
Space time & power.
 
Photo resistor devices its working and applications.
Photo resistor devices its working and applications.Photo resistor devices its working and applications.
Photo resistor devices its working and applications.
 
Beautiful Life quotes
Beautiful Life quotesBeautiful Life quotes
Beautiful Life quotes
 
Nano tubes Modern Technology
Nano tubes Modern TechnologyNano tubes Modern Technology
Nano tubes Modern Technology
 
Soudip sinha roy
Soudip sinha roySoudip sinha roy
Soudip sinha roy
 
Tunnel Diode (Esaki Diode )
Tunnel Diode (Esaki Diode )Tunnel Diode (Esaki Diode )
Tunnel Diode (Esaki Diode )
 
Programmable Logic Array ( PLA )
Programmable Logic Array ( PLA )Programmable Logic Array ( PLA )
Programmable Logic Array ( PLA )
 
Relativity Theory By Einstein
Relativity Theory By EinsteinRelativity Theory By Einstein
Relativity Theory By Einstein
 
Parallel Adder
Parallel Adder Parallel Adder
Parallel Adder
 
DNA NANOBIOTECHNOLOGY
DNA NANOBIOTECHNOLOGYDNA NANOBIOTECHNOLOGY
DNA NANOBIOTECHNOLOGY
 

Recently uploaded

Human Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsHuman Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsMark Billinghurst
 
Designing IA for AI - Information Architecture Conference 2024
Designing IA for AI - Information Architecture Conference 2024Designing IA for AI - Information Architecture Conference 2024
Designing IA for AI - Information Architecture Conference 2024Enterprise Knowledge
 
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024BookNet Canada
 
How AI, OpenAI, and ChatGPT impact business and software.
How AI, OpenAI, and ChatGPT impact business and software.How AI, OpenAI, and ChatGPT impact business and software.
How AI, OpenAI, and ChatGPT impact business and software.Curtis Poe
 
Take control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteTake control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteDianaGray10
 
"Subclassing and Composition – A Pythonic Tour of Trade-Offs", Hynek Schlawack
"Subclassing and Composition – A Pythonic Tour of Trade-Offs", Hynek Schlawack"Subclassing and Composition – A Pythonic Tour of Trade-Offs", Hynek Schlawack
"Subclassing and Composition – A Pythonic Tour of Trade-Offs", Hynek SchlawackFwdays
 
Search Engine Optimization SEO PDF for 2024.pdf
Search Engine Optimization SEO PDF for 2024.pdfSearch Engine Optimization SEO PDF for 2024.pdf
Search Engine Optimization SEO PDF for 2024.pdfRankYa
 
The Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsThe Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsPixlogix Infotech
 
Connect Wave/ connectwave Pitch Deck Presentation
Connect Wave/ connectwave Pitch Deck PresentationConnect Wave/ connectwave Pitch Deck Presentation
Connect Wave/ connectwave Pitch Deck PresentationSlibray Presentation
 
Dev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebDev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebUiPathCommunity
 
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks..."LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...Fwdays
 
H2O.ai CEO/Founder: Sri Ambati Keynote at Wells Fargo Day
H2O.ai CEO/Founder: Sri Ambati Keynote at Wells Fargo DayH2O.ai CEO/Founder: Sri Ambati Keynote at Wells Fargo Day
H2O.ai CEO/Founder: Sri Ambati Keynote at Wells Fargo DaySri Ambati
 
Artificial intelligence in cctv survelliance.pptx
Artificial intelligence in cctv survelliance.pptxArtificial intelligence in cctv survelliance.pptx
Artificial intelligence in cctv survelliance.pptxhariprasad279825
 
Powerpoint exploring the locations used in television show Time Clash
Powerpoint exploring the locations used in television show Time ClashPowerpoint exploring the locations used in television show Time Clash
Powerpoint exploring the locations used in television show Time Clashcharlottematthew16
 
From Family Reminiscence to Scholarly Archive .
From Family Reminiscence to Scholarly Archive .From Family Reminiscence to Scholarly Archive .
From Family Reminiscence to Scholarly Archive .Alan Dix
 
Developer Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLDeveloper Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLScyllaDB
 
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024BookNet Canada
 
"ML in Production",Oleksandr Bagan
"ML in Production",Oleksandr Bagan"ML in Production",Oleksandr Bagan
"ML in Production",Oleksandr BaganFwdays
 
TrustArc Webinar - How to Build Consumer Trust Through Data Privacy
TrustArc Webinar - How to Build Consumer Trust Through Data PrivacyTrustArc Webinar - How to Build Consumer Trust Through Data Privacy
TrustArc Webinar - How to Build Consumer Trust Through Data PrivacyTrustArc
 
Vertex AI Gemini Prompt Engineering Tips
Vertex AI Gemini Prompt Engineering TipsVertex AI Gemini Prompt Engineering Tips
Vertex AI Gemini Prompt Engineering TipsMiki Katsuragi
 

Recently uploaded (20)

Human Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR SystemsHuman Factors of XR: Using Human Factors to Design XR Systems
Human Factors of XR: Using Human Factors to Design XR Systems
 
Designing IA for AI - Information Architecture Conference 2024
Designing IA for AI - Information Architecture Conference 2024Designing IA for AI - Information Architecture Conference 2024
Designing IA for AI - Information Architecture Conference 2024
 
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
 
How AI, OpenAI, and ChatGPT impact business and software.
How AI, OpenAI, and ChatGPT impact business and software.How AI, OpenAI, and ChatGPT impact business and software.
How AI, OpenAI, and ChatGPT impact business and software.
 
Take control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteTake control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test Suite
 
"Subclassing and Composition – A Pythonic Tour of Trade-Offs", Hynek Schlawack
"Subclassing and Composition – A Pythonic Tour of Trade-Offs", Hynek Schlawack"Subclassing and Composition – A Pythonic Tour of Trade-Offs", Hynek Schlawack
"Subclassing and Composition – A Pythonic Tour of Trade-Offs", Hynek Schlawack
 
Search Engine Optimization SEO PDF for 2024.pdf
Search Engine Optimization SEO PDF for 2024.pdfSearch Engine Optimization SEO PDF for 2024.pdf
Search Engine Optimization SEO PDF for 2024.pdf
 
The Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsThe Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and Cons
 
Connect Wave/ connectwave Pitch Deck Presentation
Connect Wave/ connectwave Pitch Deck PresentationConnect Wave/ connectwave Pitch Deck Presentation
Connect Wave/ connectwave Pitch Deck Presentation
 
Dev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio WebDev Dives: Streamline document processing with UiPath Studio Web
Dev Dives: Streamline document processing with UiPath Studio Web
 
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks..."LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
"LLMs for Python Engineers: Advanced Data Analysis and Semantic Kernel",Oleks...
 
H2O.ai CEO/Founder: Sri Ambati Keynote at Wells Fargo Day
H2O.ai CEO/Founder: Sri Ambati Keynote at Wells Fargo DayH2O.ai CEO/Founder: Sri Ambati Keynote at Wells Fargo Day
H2O.ai CEO/Founder: Sri Ambati Keynote at Wells Fargo Day
 
Artificial intelligence in cctv survelliance.pptx
Artificial intelligence in cctv survelliance.pptxArtificial intelligence in cctv survelliance.pptx
Artificial intelligence in cctv survelliance.pptx
 
Powerpoint exploring the locations used in television show Time Clash
Powerpoint exploring the locations used in television show Time ClashPowerpoint exploring the locations used in television show Time Clash
Powerpoint exploring the locations used in television show Time Clash
 
From Family Reminiscence to Scholarly Archive .
From Family Reminiscence to Scholarly Archive .From Family Reminiscence to Scholarly Archive .
From Family Reminiscence to Scholarly Archive .
 
Developer Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLDeveloper Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQL
 
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
Transcript: New from BookNet Canada for 2024: BNC CataList - Tech Forum 2024
 
"ML in Production",Oleksandr Bagan
"ML in Production",Oleksandr Bagan"ML in Production",Oleksandr Bagan
"ML in Production",Oleksandr Bagan
 
TrustArc Webinar - How to Build Consumer Trust Through Data Privacy
TrustArc Webinar - How to Build Consumer Trust Through Data PrivacyTrustArc Webinar - How to Build Consumer Trust Through Data Privacy
TrustArc Webinar - How to Build Consumer Trust Through Data Privacy
 
Vertex AI Gemini Prompt Engineering Tips
Vertex AI Gemini Prompt Engineering TipsVertex AI Gemini Prompt Engineering Tips
Vertex AI Gemini Prompt Engineering Tips
 

IC Fabrication Process

  • 1. UNIVERSITY OF ENGINEERING AND MANAGEMENT IC FABRICATION PROCESS SOUDIP SINHA ROY ECE .
  • 2. HISTORY 19th Century - Solid-State Rectifiers 1907 - Application of Crystal Detector in Radio Sets 1947 - BJT Constructed by Bardeen and Brattain 1959 – Integrated Circuit Constructed by Kilby
  • 4. Semiconductor Manufacturing Process Fundamental Processing Steps 1.Silicon Manufacturing a) Czochralski method. b) Wafer Manufacturing c) Crystal structure 2.Photolithography a) Photoresists b) Photomask and Reticles c) Patterning
  • 5. 3.Oxide Growth & Removal a) Oxide Growth & Deposition b) Oxide Removal c) Other effects d) Local Oxidation 4. Diffusion & Ion Implantation a) Diffusion b) Other effects c) Ion Implantation Semiconductor Manufacturing Process (cont)
  • 6. Silicon Manufacturing Crystal Growth and Wafer Manufacturing
  • 7. FABRICATING SILICON  Quartz, or Silica, Consists of Silicon Dioxide  Sand Contains Many Tiny Grains of Quartz  Silicon Can be Artificially Produced by Combining Silica and Carbon in Electric Furnice  Gives Polycrystalline Silicon (multitude of crystals)  Practical Integrated Circuits Can Only be Fabricated from Single-Crystal Material
  • 8. CRYSTAL GROWTH  Czochralski Process is a Technique in Making Single-Crystal Silicon  A Solid Seed Crystal is Rotated and Slowly Extracted from a Pool of Molten Si  Requires Careful Control to Give Crystals Desired Purity and Dimensions
  • 9. CYLINDER OF MONOCRYSTALLINE  The Silicon Cylinder is Known as an Ingot  Typical Ingot is About 1 or 2 Meters in Length  Can be Sliced into Hundreds of Smaller Circular Pieces Called Wafers  Each Wafer Yields Hundreds or Thousands of Integrated Circuits
  • 10. WAFER MANUFACTURING  The Silicon Crystal is Sliced by Using a Diamond-Tipped Saw into Thin Wafers  Sorted by Thickness  Damaged Wafers Removed During Lapping  Etch Wafers in Chemical to Remove any Remaining Crystal Damage  Polishing Smoothes Uneven Surface Left by Sawing Process
  • 11. THE CRYSTAL STRUCTURE OF SILICON  A Unit Cell Has 18 Silicons Atoms  Weak Bonding Along Cleavage Planes  Wafer Splits into 4 or 6 Wedge-Shaped Fragments  Miller Indices is Used to Assign to Each Possible Plane Passing Through the Crystal
  • 13. Photolithography Photolithography is a technique that is used to define the shape of micro- machined structures on a wafer.
  • 14. Photolithography Photoresist The first step in the photolithography process is to develop a mask, which will be typically be a chromium pattern on a glass plate. Next, the wafer is then coated with a polymer which is sensitive to ultraviolet light called a photoresist. Afterward, the photoresist is then developed which transfers the pattern on the mask to the photoresist layer.
  • 15. Photolithography Photoresist There are two basic types of Photoresists Positive and Negative. Positive resists. Positive resists decomposes ultraviolet light. The resist is exposed with UV light wherever the underlying material is to be removed. In these resists, exposure to the UV light changes the chemical structure of the resist so that it becomes more soluble in the developer. The exposed resist is then washed away by the developer solution, leaving windows of the bare underlying material. The mask, therefore, contains an exact copy of the pattern which is to remain on the wafer.
  • 16. Photolithography Photoresist Negative resists Exposure to the UV light causes the negative resist to become polymerized, and more difficult to dissolve. Therefore, the negative resist remains on the surface wherever it is exposed, and the developer solution removes only the unexposed portions. Masks used for negative photoresists, therefore, contain the inverse (or photographic "negative") of the pattern to be transferred.
  • 17. Photolithography Model  Figure 1a shows a thin film of some material (eg, silicon dioxide) on a substrate of some other material (eg, a silicon wafer).  Photoresist layer (Figure 1b )  Ultraviolet light is then shone through the mask onto the photoresist (figure 1c).
  • 18. Photolithography Model  The photoresist is then developed which transfers the pattern on the mask to the photoresist layer (figure 1d).  A chemical (or some other method) is then used to remove the oxide where it is exposed through the openings in the resist (figure 1e).  Finally the resist is removed leaving the patterned oxide (figure 1f).
  • 19. Photolithography Photomasks and Reticles Photomask This is a square glass plate with a patterned emulsion of metal film on one side. The mask is aligned with the wafer, so that the pattern can be transferred onto the wafer surface. Each mask after the first one must be aligned to the previous pattern.
  • 20. Photolithography Photomasks and Reticles Once the mask has been accurately aligned with the pattern on the wafer's surface, the photoresist is exposed through the pattern on the mask with a high intensity ultraviolet light. There are three primary exposure methods: contact, proximity, and projection.
  • 21. Photolithography Patterning The last stage of Photolithography is a process called ashing. This process has the exposed wafers sprayed with a mixture of organic solvents that dissolves portions of the photoresist . Conventional methods of ashing require an oxygen-plasma ash, often in combination with halogen gases, to penetrate the crust and remove the photoresist. Usually, the plasma ashing process also requires a follow-up cleaning with wet-chemicals and acids to remove the residues and non-volatile contaminants that remain after ashing. Despite this treatment, it is not unusual to repeat the "ash plus wet-clean" cycle in order to completely remove all photoresist and residues.
  • 23.
  • 25.  SiO2 growth is a key process step in manufacturing all Si devices - Thick ( 1µm) oxides are used for field oxides (isolate devices from one another ) - Thin gate oxides (100 Å) control MOS devices - Sacrificial layers are grown and removed to clean up surfaces  The stability and ease of formation of SiO2 was one of the reasons that Si replaced Ge as the semiconductor of choice.
  • 26. The simplest method of producing an oxide layer consists of heating a silicon wafer in an oxidizing atmosphere.
  • 27. Dry oxide - Pure dry oxygen is employed Disadvantage - Dry oxide grows very slowly. Advantage - Oxide layers are very uniform. - Relatively few defects exist at the oxide-silicon interface (These defects interfere with the proper operation of semiconductor devices) - It has especially low surface state charges and thus make ideal dielectrics for MOS transistors.
  • 28. Wet oxide - In the same way as dry oxides, but steam is injected Disadvantage - Hydrogen atoms liberated by the decomposition of the water molecules produce imperfections that may degrade the oxide quality. Advantage - Wet oxide grows fast. - Useful to grow a thick layer of field oxide
  • 29. Deposited Oxides  Oxide is frequently employed as an insulator between two layers of metalization. In such cases, some form of deposited oxide must be used rather than the grown oxides.  Deposited oxides can be produced by various reactions between gaseous silicon compounds and gaseous oxidizers. Deposited oxides tend to possess low densities and large numbers of defect sites. Not suitable for use as gate dielectrics for MOS transistors but still acceptable for use as insulating layers between multiple conductor layers, or as protective overcoats.
  • 30. Key Variables in Oxidation  Temperature - reaction rate - solid state diffusion  Oxidizing species - wet oxidation is much faster than dry oxidation  Surface cleanliness - metallic contamination can catalyze reaction - quality of oxide grown (interface states)
  • 31. Basics of Etching Process • Micro fabrication processes: – Additive ® deposition – Subtractive ® etching – Modifying ® doping, annealing, or curing • Removal of stray capacitances • Two primary techniques for patterning additive and subtractive processes: – Etch-back: • unwanted material is etched away – Lift-off: • patterned layer is deposited over top of the photoresist • unwanted material is lifted off when resist is removed
  • 32. Etching Etching is the process where unwanted areas of films are removed by either dissolving them in a wet chemical solution (Wet Etching) or by reacting them with gases in a plasma to form volatile products (Dry Etching). Resist protects areas which are to remain. In some cases a hard mask, usually patterned layers of SiO2 or Si3N4, are used when the etch selectivity to photoresist is low or the etching environment causes resist to delaminate. This is part of lithography - pattern transfer.
  • 33.
  • 34. Wet Chemical Etching  Wet etches: - are in general isotropic (not used to etch features less than ≈ 3 µm) - achieve high selectivities for most film combinations - capable of high throughputs - use comparably cheap equipment - can have resist adhesion problems - can etch just about anything
  • 35. Example Wet Processes  For SiO2 etching - HF + NH4F+H20 (buffered oxide etch or BOE)  For Si3N4 - Hot phosphoric acid: H3PO4 at 180 °C - need to use oxide hard mask  Silicon - Nitric, HF, acetic acids - HNO3 + HF + CH3COOH + H2O  Aluminum - Acetic, nitric, phosphoric acids at 35-45 °C - CH3COOH+HNO3+H3PO4
  • 36. What is a plasma (glow discharge)?  A plasma is a partially ionized gas made up of equal parts positively and negatively charged particles.  Plasmas are generated by flowing gases through an electric or magnetic field.  These fields remove electrons from some of the gas molecules. The liberated electrons are accelerated, or energized, by the fields.  The energetic electrons slam into other gas molecules, liberating more electrons, which are accelerated and liberate more electrons from gas molecules, thus sustaining the plasma.
  • 37. Dry or Plasma Etching
  • 38. Dry or Plasma Etching
  • 39. Dry or Plasma Etching Combination of chemical and physical etching – Reactive Ion Etching (RIE) Directional etching due to ion assistance. In RIE processes the wafers sit on the powered electrode. This placement sets up a negative bias on the wafer which accelerates positively charge ions toward the surface. These ions enhance the chemical etching mechanisms and allow anisotropic etching. Wet etches are simpler, but dry etches provide better line width control since it is anisotropic.
  • 40. Other Effects of Oxide Growth and Removal  Oxide Step - The differences in oxide thickness and in the depths of the silicon surfaces combine to produce a characteristic surface discontinuity  The growth of a thermal oxide affects the doping levels in the underlying silicon  The doping of silicon affects the rate of oxide growth
  • 41. Local Oxidation of Silicon (LOCOS)  LOCOS: localized oxidation of silicon using silicon nitride as a mask against thermal oxidation.  A technique called local oxidation of silicon (LOCOS) allows the selective growth thick oxide layers  CMOS and BiCMOS processes employ LOCOS to grow a thick field oxide over electrically inactive regions of the wafer
  • 43. Before implementing the ions the wafer surface EEEEEE
  • 44. WN-Junction Fabrication (Earliest method)  Process:  Opposite polarity doping atoms are added to molten silicon during the Czochralski process to create in-grown junctions in the ingot.  Repeated counterdopings can produce multiple junctions within the crystal.  Disadvantages  Inability to produce differently doped areas in different parts of the wafer.  The thickness and planarity of grown junctions are difficult to control.  Repeated counterdopings degrade the electrical properties of the silicon.
  • 45. The free electrons inside the surface
  • 46. The Planar Process  Advantages: • The planar process does not require multiple counterdopings of the silicon ingot. • This process allows more precise control of junction depths and dopant distributions.
  • 47. Methods of planar process  Diffusion • A uniformly doped ingot is sliced into wafers. • An oxide film is then grown on the wafers. • The film is patterned and etched using photolithography exposing specific sections of the silicon. • The wafers are then spun with an opposite polarity doping source adhering only to the exposed areas. • The wafers are then heated in a furnace (800-1250 deg.C) to drive the doping atoms into the silicon.  Ion Implantation • A particle accelerator is used to accelerate a doping atom so that it can penetrate a silicon crystal to a depth of several microns • Lattice damage to the crystal is then repaired by heating the wafer at a moderate temperature for a few minutes. This process is called annealing.
  • 49. Comparison of Diffusion and Ion Implantation  Diffusion is a cheaper and more simplistic method, but can only be performed from the surface of the wafers. Dopants also diffuse unevenly, and interact with each other altering the diffusion rate.  Ion implantation is more expensive and complex. It does not require high temperatures and also allows for greater control of dopant concentration and profile. It is an anisotropic process and therefore does not spread the dopant implant as much as diffusion. This aids in the manufacture of self-aligned structures which greatly improve the performance of MOS transistors.